Backport below changes for I2C QUP driver from v4.17: 0668bc44a426 i2c: qup: fix copyrights and update to SPDX identifier 7239872fb340 i2c: qup: fixed releasing dma without flush operation completion eb422b539c1f i2c: qup: minor code reorganization for use_dma 6d5f37f166bb i2c: qup: remove redundant variables for BAM SG count c5adc0fa63a9 i2c: qup: schedule EOT and FLUSH tags at the end of transfer 7e6c35fe602d i2c: qup: fix the transfer length for BAM RX EOT FLUSH tags 3f450d3eea14 i2c: qup: proper error handling for i2c error in BAM mode 08f15963bc75 i2c: qup: use the complete transfer length to choose DMA mode ecb6e1e5f435 i2c: qup: change completion timeout according to transfer length 6f2f0f6465ac i2c: qup: fix buffer overflow for multiple msg of maximum xfer len f7714b4e451b i2c: qup: send NACK for last read sub transfers fbfab1ab0658 i2c: qup: reorganization of driver code to remove polling for qup v1 7545c7dba169 i2c: qup: reorganization of driver code to remove polling for qup v2 This fixes various I2C issues observed on AP120C-AC board equipped with Atmel/Microchip AT97SC3205T TPM module. Tested-by: Christian Lamparter <chunkeey@gmail.com> Signed-off-by: Piotr Dymacz <pepe2k@gmail.com>
		
			
				
	
	
		
			312 lines
		
	
	
		
			8.9 KiB
		
	
	
	
		
			Diff
		
	
	
	
	
	
			
		
		
	
	
			312 lines
		
	
	
		
			8.9 KiB
		
	
	
	
		
			Diff
		
	
	
	
	
	
From 6f2f0f6465acbd59391c43352ff0df77df1f01db Mon Sep 17 00:00:00 2001
 | 
						||
From: Abhishek Sahu <absahu@codeaurora.org>
 | 
						||
Date: Mon, 12 Mar 2018 18:44:59 +0530
 | 
						||
Subject: [PATCH 10/13] i2c: qup: fix buffer overflow for multiple msg of
 | 
						||
 maximum xfer len
 | 
						||
MIME-Version: 1.0
 | 
						||
Content-Type: text/plain; charset=UTF-8
 | 
						||
Content-Transfer-Encoding: 8bit
 | 
						||
 | 
						||
The BAM mode requires buffer for start tag data and tx, rx SG
 | 
						||
list. Currently, this is being taken for maximum transfer length
 | 
						||
(65K). But an I2C transfer can have multiple messages and each
 | 
						||
message can be of this maximum length so the buffer overflow will
 | 
						||
happen in this case. Since increasing buffer length won’t be
 | 
						||
feasible since an I2C transfer can contain any number of messages
 | 
						||
so this patch does following changes to make i2c transfers working
 | 
						||
for multiple messages case.
 | 
						||
 | 
						||
1. Calculate the required buffers for 2 maximum length messages
 | 
						||
   (65K * 2).
 | 
						||
2. Split the descriptor formation and descriptor scheduling.
 | 
						||
   The idea is to fit as many messages in one DMA transfers for 65K
 | 
						||
   threshold value (max_xfer_sg_len). Whenever the sg_cnt is
 | 
						||
   crossing this, then schedule the BAM transfer and subsequent
 | 
						||
   transfer will again start from zero.
 | 
						||
 | 
						||
Signed-off-by: Abhishek Sahu <absahu@codeaurora.org>
 | 
						||
Reviewed-by: Andy Gross <andy.gross@linaro.org>
 | 
						||
Signed-off-by: Wolfram Sang <wsa@the-dreams.de>
 | 
						||
---
 | 
						||
 drivers/i2c/busses/i2c-qup.c | 194 ++++++++++++++++++++---------------
 | 
						||
 1 file changed, 110 insertions(+), 84 deletions(-)
 | 
						||
 | 
						||
--- a/drivers/i2c/busses/i2c-qup.c
 | 
						||
+++ b/drivers/i2c/busses/i2c-qup.c
 | 
						||
@@ -118,8 +118,12 @@
 | 
						||
 #define ONE_BYTE			0x1
 | 
						||
 #define QUP_I2C_MX_CONFIG_DURING_RUN   BIT(31)
 | 
						||
 
 | 
						||
+/* Maximum transfer length for single DMA descriptor */
 | 
						||
 #define MX_TX_RX_LEN			SZ_64K
 | 
						||
 #define MX_BLOCKS			(MX_TX_RX_LEN / QUP_READ_LIMIT)
 | 
						||
+/* Maximum transfer length for all DMA descriptors */
 | 
						||
+#define MX_DMA_TX_RX_LEN		(2 * MX_TX_RX_LEN)
 | 
						||
+#define MX_DMA_BLOCKS			(MX_DMA_TX_RX_LEN / QUP_READ_LIMIT)
 | 
						||
 
 | 
						||
 /*
 | 
						||
  * Minimum transfer timeout for i2c transfers in seconds. It will be added on
 | 
						||
@@ -150,6 +154,7 @@ struct qup_i2c_bam {
 | 
						||
 	struct	qup_i2c_tag tag;
 | 
						||
 	struct	dma_chan *dma;
 | 
						||
 	struct	scatterlist *sg;
 | 
						||
+	unsigned int sg_cnt;
 | 
						||
 };
 | 
						||
 
 | 
						||
 struct qup_i2c_dev {
 | 
						||
@@ -188,6 +193,8 @@ struct qup_i2c_dev {
 | 
						||
 	bool			is_dma;
 | 
						||
 	/* To check if the current transfer is using DMA */
 | 
						||
 	bool			use_dma;
 | 
						||
+	unsigned int		max_xfer_sg_len;
 | 
						||
+	unsigned int		tag_buf_pos;
 | 
						||
 	struct			dma_pool *dpool;
 | 
						||
 	struct			qup_i2c_tag start_tag;
 | 
						||
 	struct			qup_i2c_bam brx;
 | 
						||
@@ -692,102 +699,87 @@ static int qup_i2c_req_dma(struct qup_i2
 | 
						||
 	return 0;
 | 
						||
 }
 | 
						||
 
 | 
						||
-static int qup_i2c_bam_do_xfer(struct qup_i2c_dev *qup, struct i2c_msg *msg,
 | 
						||
-			       int num)
 | 
						||
+static int qup_i2c_bam_make_desc(struct qup_i2c_dev *qup, struct i2c_msg *msg)
 | 
						||
 {
 | 
						||
-	struct dma_async_tx_descriptor *txd, *rxd = NULL;
 | 
						||
-	int ret = 0, idx = 0, limit = QUP_READ_LIMIT;
 | 
						||
-	dma_cookie_t cookie_rx, cookie_tx;
 | 
						||
-	u32 len, blocks, rem;
 | 
						||
-	u32 i, tlen, tx_len, tx_cnt = 0, rx_cnt = 0, off = 0;
 | 
						||
+	int ret = 0, limit = QUP_READ_LIMIT;
 | 
						||
+	u32 len = 0, blocks, rem;
 | 
						||
+	u32 i = 0, tlen, tx_len = 0;
 | 
						||
 	u8 *tags;
 | 
						||
 
 | 
						||
-	while (idx < num) {
 | 
						||
-		tx_len = 0, len = 0, i = 0;
 | 
						||
-
 | 
						||
-		qup->is_last = (idx == (num - 1));
 | 
						||
+	qup_i2c_set_blk_data(qup, msg);
 | 
						||
 
 | 
						||
-		qup_i2c_set_blk_data(qup, msg);
 | 
						||
+	blocks = qup->blk.count;
 | 
						||
+	rem = msg->len - (blocks - 1) * limit;
 | 
						||
 
 | 
						||
-		blocks = qup->blk.count;
 | 
						||
-		rem = msg->len - (blocks - 1) * limit;
 | 
						||
+	if (msg->flags & I2C_M_RD) {
 | 
						||
+		while (qup->blk.pos < blocks) {
 | 
						||
+			tlen = (i == (blocks - 1)) ? rem : limit;
 | 
						||
+			tags = &qup->start_tag.start[qup->tag_buf_pos + len];
 | 
						||
+			len += qup_i2c_set_tags(tags, qup, msg);
 | 
						||
+			qup->blk.data_len -= tlen;
 | 
						||
+
 | 
						||
+			/* scratch buf to read the start and len tags */
 | 
						||
+			ret = qup_sg_set_buf(&qup->brx.sg[qup->brx.sg_cnt++],
 | 
						||
+					     &qup->brx.tag.start[0],
 | 
						||
+					     2, qup, DMA_FROM_DEVICE);
 | 
						||
 
 | 
						||
-		if (msg->flags & I2C_M_RD) {
 | 
						||
-			while (qup->blk.pos < blocks) {
 | 
						||
-				tlen = (i == (blocks - 1)) ? rem : limit;
 | 
						||
-				tags = &qup->start_tag.start[off + len];
 | 
						||
-				len += qup_i2c_set_tags(tags, qup, msg);
 | 
						||
-				qup->blk.data_len -= tlen;
 | 
						||
-
 | 
						||
-				/* scratch buf to read the start and len tags */
 | 
						||
-				ret = qup_sg_set_buf(&qup->brx.sg[rx_cnt++],
 | 
						||
-						     &qup->brx.tag.start[0],
 | 
						||
-						     2, qup, DMA_FROM_DEVICE);
 | 
						||
-
 | 
						||
-				if (ret)
 | 
						||
-					return ret;
 | 
						||
-
 | 
						||
-				ret = qup_sg_set_buf(&qup->brx.sg[rx_cnt++],
 | 
						||
-						     &msg->buf[limit * i],
 | 
						||
-						     tlen, qup,
 | 
						||
-						     DMA_FROM_DEVICE);
 | 
						||
-				if (ret)
 | 
						||
-					return ret;
 | 
						||
+			if (ret)
 | 
						||
+				return ret;
 | 
						||
 
 | 
						||
-				i++;
 | 
						||
-				qup->blk.pos = i;
 | 
						||
-			}
 | 
						||
-			ret = qup_sg_set_buf(&qup->btx.sg[tx_cnt++],
 | 
						||
-					     &qup->start_tag.start[off],
 | 
						||
-					     len, qup, DMA_TO_DEVICE);
 | 
						||
+			ret = qup_sg_set_buf(&qup->brx.sg[qup->brx.sg_cnt++],
 | 
						||
+					     &msg->buf[limit * i],
 | 
						||
+					     tlen, qup,
 | 
						||
+					     DMA_FROM_DEVICE);
 | 
						||
 			if (ret)
 | 
						||
 				return ret;
 | 
						||
 
 | 
						||
-			off += len;
 | 
						||
-		} else {
 | 
						||
-			while (qup->blk.pos < blocks) {
 | 
						||
-				tlen = (i == (blocks - 1)) ? rem : limit;
 | 
						||
-				tags = &qup->start_tag.start[off + tx_len];
 | 
						||
-				len = qup_i2c_set_tags(tags, qup, msg);
 | 
						||
-				qup->blk.data_len -= tlen;
 | 
						||
-
 | 
						||
-				ret = qup_sg_set_buf(&qup->btx.sg[tx_cnt++],
 | 
						||
-						     tags, len,
 | 
						||
-						     qup, DMA_TO_DEVICE);
 | 
						||
-				if (ret)
 | 
						||
-					return ret;
 | 
						||
-
 | 
						||
-				tx_len += len;
 | 
						||
-				ret = qup_sg_set_buf(&qup->btx.sg[tx_cnt++],
 | 
						||
-						     &msg->buf[limit * i],
 | 
						||
-						     tlen, qup, DMA_TO_DEVICE);
 | 
						||
-				if (ret)
 | 
						||
-					return ret;
 | 
						||
-				i++;
 | 
						||
-				qup->blk.pos = i;
 | 
						||
-			}
 | 
						||
-			off += tx_len;
 | 
						||
+			i++;
 | 
						||
+			qup->blk.pos = i;
 | 
						||
+		}
 | 
						||
+		ret = qup_sg_set_buf(&qup->btx.sg[qup->btx.sg_cnt++],
 | 
						||
+				     &qup->start_tag.start[qup->tag_buf_pos],
 | 
						||
+				     len, qup, DMA_TO_DEVICE);
 | 
						||
+		if (ret)
 | 
						||
+			return ret;
 | 
						||
 
 | 
						||
-			if (idx == (num - 1)) {
 | 
						||
-				len = 1;
 | 
						||
-				if (rx_cnt) {
 | 
						||
-					qup->btx.tag.start[0] =
 | 
						||
-							QUP_BAM_INPUT_EOT;
 | 
						||
-					len++;
 | 
						||
-				}
 | 
						||
-				qup->btx.tag.start[len - 1] =
 | 
						||
-							QUP_BAM_FLUSH_STOP;
 | 
						||
-				ret = qup_sg_set_buf(&qup->btx.sg[tx_cnt++],
 | 
						||
-						     &qup->btx.tag.start[0],
 | 
						||
-						     len, qup, DMA_TO_DEVICE);
 | 
						||
-				if (ret)
 | 
						||
-					return ret;
 | 
						||
-			}
 | 
						||
+		qup->tag_buf_pos += len;
 | 
						||
+	} else {
 | 
						||
+		while (qup->blk.pos < blocks) {
 | 
						||
+			tlen = (i == (blocks - 1)) ? rem : limit;
 | 
						||
+			tags = &qup->start_tag.start[qup->tag_buf_pos + tx_len];
 | 
						||
+			len = qup_i2c_set_tags(tags, qup, msg);
 | 
						||
+			qup->blk.data_len -= tlen;
 | 
						||
+
 | 
						||
+			ret = qup_sg_set_buf(&qup->btx.sg[qup->btx.sg_cnt++],
 | 
						||
+					     tags, len,
 | 
						||
+					     qup, DMA_TO_DEVICE);
 | 
						||
+			if (ret)
 | 
						||
+				return ret;
 | 
						||
+
 | 
						||
+			tx_len += len;
 | 
						||
+			ret = qup_sg_set_buf(&qup->btx.sg[qup->btx.sg_cnt++],
 | 
						||
+					     &msg->buf[limit * i],
 | 
						||
+					     tlen, qup, DMA_TO_DEVICE);
 | 
						||
+			if (ret)
 | 
						||
+				return ret;
 | 
						||
+			i++;
 | 
						||
+			qup->blk.pos = i;
 | 
						||
 		}
 | 
						||
-		idx++;
 | 
						||
-		msg++;
 | 
						||
+
 | 
						||
+		qup->tag_buf_pos += tx_len;
 | 
						||
 	}
 | 
						||
 
 | 
						||
+	return 0;
 | 
						||
+}
 | 
						||
+
 | 
						||
+static int qup_i2c_bam_schedule_desc(struct qup_i2c_dev *qup)
 | 
						||
+{
 | 
						||
+	struct dma_async_tx_descriptor *txd, *rxd = NULL;
 | 
						||
+	int ret = 0;
 | 
						||
+	dma_cookie_t cookie_rx, cookie_tx;
 | 
						||
+	u32 len = 0;
 | 
						||
+	u32 tx_cnt = qup->btx.sg_cnt, rx_cnt = qup->brx.sg_cnt;
 | 
						||
+
 | 
						||
 	/* schedule the EOT and FLUSH I2C tags */
 | 
						||
 	len = 1;
 | 
						||
 	if (rx_cnt) {
 | 
						||
@@ -886,11 +878,19 @@ desc_err:
 | 
						||
 	return ret;
 | 
						||
 }
 | 
						||
 
 | 
						||
+static void qup_i2c_bam_clear_tag_buffers(struct qup_i2c_dev *qup)
 | 
						||
+{
 | 
						||
+	qup->btx.sg_cnt = 0;
 | 
						||
+	qup->brx.sg_cnt = 0;
 | 
						||
+	qup->tag_buf_pos = 0;
 | 
						||
+}
 | 
						||
+
 | 
						||
 static int qup_i2c_bam_xfer(struct i2c_adapter *adap, struct i2c_msg *msg,
 | 
						||
 			    int num)
 | 
						||
 {
 | 
						||
 	struct qup_i2c_dev *qup = i2c_get_adapdata(adap);
 | 
						||
 	int ret = 0;
 | 
						||
+	int idx = 0;
 | 
						||
 
 | 
						||
 	enable_irq(qup->irq);
 | 
						||
 	ret = qup_i2c_req_dma(qup);
 | 
						||
@@ -913,9 +913,34 @@ static int qup_i2c_bam_xfer(struct i2c_a
 | 
						||
 		goto out;
 | 
						||
 
 | 
						||
 	writel(qup->clk_ctl, qup->base + QUP_I2C_CLK_CTL);
 | 
						||
+	qup_i2c_bam_clear_tag_buffers(qup);
 | 
						||
+
 | 
						||
+	for (idx = 0; idx < num; idx++) {
 | 
						||
+		qup->msg = msg + idx;
 | 
						||
+		qup->is_last = idx == (num - 1);
 | 
						||
+
 | 
						||
+		ret = qup_i2c_bam_make_desc(qup, qup->msg);
 | 
						||
+		if (ret)
 | 
						||
+			break;
 | 
						||
+
 | 
						||
+		/*
 | 
						||
+		 * Make DMA descriptor and schedule the BAM transfer if its
 | 
						||
+		 * already crossed the maximum length. Since the memory for all
 | 
						||
+		 * tags buffers have been taken for 2 maximum possible
 | 
						||
+		 * transfers length so it will never cross the buffer actual
 | 
						||
+		 * length.
 | 
						||
+		 */
 | 
						||
+		if (qup->btx.sg_cnt > qup->max_xfer_sg_len ||
 | 
						||
+		    qup->brx.sg_cnt > qup->max_xfer_sg_len ||
 | 
						||
+		    qup->is_last) {
 | 
						||
+			ret = qup_i2c_bam_schedule_desc(qup);
 | 
						||
+			if (ret)
 | 
						||
+				break;
 | 
						||
+
 | 
						||
+			qup_i2c_bam_clear_tag_buffers(qup);
 | 
						||
+		}
 | 
						||
+	}
 | 
						||
 
 | 
						||
-	qup->msg = msg;
 | 
						||
-	ret = qup_i2c_bam_do_xfer(qup, qup->msg, num);
 | 
						||
 out:
 | 
						||
 	disable_irq(qup->irq);
 | 
						||
 
 | 
						||
@@ -1468,7 +1493,8 @@ static int qup_i2c_probe(struct platform
 | 
						||
 		else if (ret != 0)
 | 
						||
 			goto nodma;
 | 
						||
 
 | 
						||
-		blocks = (MX_BLOCKS << 1) + 1;
 | 
						||
+		qup->max_xfer_sg_len = (MX_BLOCKS << 1);
 | 
						||
+		blocks = (MX_DMA_BLOCKS << 1) + 1;
 | 
						||
 		qup->btx.sg = devm_kzalloc(&pdev->dev,
 | 
						||
 					   sizeof(*qup->btx.sg) * blocks,
 | 
						||
 					   GFP_KERNEL);
 | 
						||
@@ -1611,7 +1637,7 @@ nodma:
 | 
						||
 	one_bit_t = (USEC_PER_SEC / clk_freq) + 1;
 | 
						||
 	qup->one_byte_t = one_bit_t * 9;
 | 
						||
 	qup->xfer_timeout = TOUT_MIN * HZ +
 | 
						||
-			    usecs_to_jiffies(MX_TX_RX_LEN * qup->one_byte_t);
 | 
						||
+		usecs_to_jiffies(MX_DMA_TX_RX_LEN * qup->one_byte_t);
 | 
						||
 
 | 
						||
 	dev_dbg(qup->dev, "IN:block:%d, fifo:%d, OUT:block:%d, fifo:%d\n",
 | 
						||
 		qup->in_blk_sz, qup->in_fifo_sz,
 |